All Enhanced Extended Regular 12 bits 14 bits 16 bits RAM
size
ROM
size
EEPROM
size
Common
SFRs
Features Configuration Bits RAM map SFR map
PIC16CR84
CONFIG (address:0x2007, mask:0x3FFF, default:0x3FFF)
FOSC -- Oscillator selection bits (bitmask:0x0003)
FOSC = LP 0x3FFC LP oscillator.
FOSC = XT 0x3FFD XT oscillator.
FOSC = HS 0x3FFE HS oscillator.
FOSC = RC 0x3FFF RC oscillator.
WDTE -- Watchdog Timer Enable bit (bitmask:0x0004)
WDTE = OFF 0x3FFB WDT disabled.
WDTE = ON 0x3FFF WDT enabled.
PWRTE -- Power-up Timer Enable bit (bitmask:0x0008)
PWRTE = ON 0x3FF7 PWRT enabled.
PWRTE = OFF 0x3FFF PWRT disabled.
DP -- Data Memory Code Protection bit (bitmask:0x0080)
DP = ON 0x3F7F Data memory is code protected.
DP = OFF 0x3FFF Code Protection Off.
CP -- Program Memory Code Protection bit (bitmask:0x3F70)
CP = ON 0x008F Program memory is code protected.
CP = OFF 0x3FFF Code Protection Off.

This page generated automatically by the device-help.pl program (2017-05-13 09:29:46 UTC) from the 8bit_device.info file (rev: 1.36) of mpasmx and from the gputils source package (rev: svn 1308). The mpasmx is included in the MPLAB X.